

# DIO5000 DP/DM Dual SPDT Switch with 20V Overvoltage Protection

#### Features

- Operating Voltage Range: 2.3V to 5.5V
- Differential 2:1 or 1:2 Switch/Multiplexer
- V<sub>cc</sub>=0V Powered Off Protection
- Low R<sub>on</sub>: 5.5Ω
- BW: 1.5GHz
- C<sub>ON</sub>: 4.5pF
- Overvoltage Protection (OVP) on Common Pins up to 20V DC
- ESD (HBM): 4.5kV
- Temperature Range of -40°C to 85°C
- Package: QFN2\*1.5-10, DQFN1.8\*1.4-10 and DFN1.2\*1.6-8

#### **Descriptions**

The DIO5000 is a high-speed USB2.0 low-power dual SPDT, analog switch with overvoltage protection. The device is configured as a dual 2:1 or 1:2 switch and is optimized for handling the USB2.0 D+/- lines in a USB Type-C system.

The DIO5000 protects the system components behind the switch with over voltage fault protection up to 20V.

The DIO5000 is available in QFN2\*1.5-10, DQFN1.8\*1.4-10 and DFN1.2\*1.6-8 packages, which make it a perfect solution for mobile applications.

#### Applications

- Mobile
- PC/Notebook
- Tablet
- USB Type-C

#### **Simplified Schematic**



#### **Ordering Information**

| Order Part<br>Number | Top Marking |       | T <sub>A</sub> | Package        |                   |  |
|----------------------|-------------|-------|----------------|----------------|-------------------|--|
| DIO5000QN10          | YW5C        | Green | -40 to 85°C    | QFN2*1.5-10    | Tape & Reel,3000  |  |
| DIO5000LP10          | YW5C        | Green | -40 to 85°C    | DQFN1.8*1.4-10 | Tape & Reel, 3000 |  |
| DIO5000EN8           | YW5C        | Green | -40 to 85°C    | DFN1.2*1.6-8   | Tape & Reel, 5000 |  |





### **Pin Description**

| Pin Name | Direction | Description                                   |  |
|----------|-----------|-----------------------------------------------|--|
| D1+      | 1/0       | USB1 Data Link (Differential+)                |  |
| D1-      | I/O       | USB1 Data Link (Differential-)                |  |
| D2+      | I/O       | USB2 Data Link (Differential+)                |  |
| D2-      | I/O       | USB2 Data Link (Differential-)                |  |
| GND      | -         | Ground                                        |  |
| /OE      | 1         | Output Enable (Active Low)                    |  |
| D-       | I/O       | Switch Output (Differential-)                 |  |
| D+       | I/O       | Switch Output (Differential+)                 |  |
| SEL      | 1         | Switch Select                                 |  |
| GLL      |           | (LOW=D+/D- To D1+/D1-, HIGH=D+/D- To D2+/D2-) |  |
| VCC      | -         | Power Supply Pin                              |  |



### **Absolute Maximum Ratings**

Stresses beyond those listed under "Absolute Maximum Rating" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol           | Parameter                                                                   | Min   | Мах  | Unit |
|------------------|-----------------------------------------------------------------------------|-------|------|------|
| V <sub>cc</sub>  | Supply Voltage <sup>(1)</sup>                                               | -0.5  | 6    | V    |
| V <sub>I/O</sub> | Input /Output DC Voltage (D+,D-) <sup>(1)</sup>                             | -0.5  | 28   | V    |
| V <sub>I/O</sub> | Input /Output DC Voltage (D1+/D1-, D2+/D2-) <sup>(1)</sup>                  | -0.5  | 6    | V    |
| Vi               | Digital Input Voltage (SEL, /OE)                                            | -0.5  | 6    | V    |
| Ι <sub>κ</sub>   | Input-Output Port Diode Current (D+, D-, D1+, D1-, D2+, D2-) ( $V_{IN}$ <0) | -50   |      | mA   |
| l <sub>IK</sub>  | Digital Logic Input Clamp Current (SEL, /OE) <sup>(1)</sup> (VI<0)          | -50   |      | mA   |
| Icc              | Continuous Current Through VCC                                              |       | 100  | mA   |
| I <sub>GND</sub> | Continuous Current Through GND                                              | -100  |      | mA   |
| T <sub>stg</sub> | Storage Temperature                                                         | -65   | 150  | °C   |
| ESD              | Human body model (HBM)                                                      | -4500 | 4500 | V    |

(1) All voltages are with respect to ground, unless otherwise specified.

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended Operating conditions are specified to ensure optimal performance to the datasheet specifications. DIOO does not Recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol                                   | Parameter                                    | Rating    | Unit |
|------------------------------------------|----------------------------------------------|-----------|------|
| V <sub>cc</sub>                          | Supply Voltage                               | 2.3 ~ 5.5 | V    |
| V <sub>I/O (D+, D-)</sub>                |                                              | 0 ~ 20    | V    |
| VI/O (D1+, D1-, D2+, D2-)                | Analog Input /Output Voltage                 | 0 ~ 3.6   | V    |
| Vi                                       | Digital Input Voltage (SEL, /OE)             | 0~5.5     | V    |
| I <sub>I/O</sub> (D+,D-,D1+,D1-,D2+,D2-) | Analog Input /Output Port Continuous Current | -50 ~ 50  | mA   |
| loL                                      | Digital Output Current                       | 3         | mA   |
| T <sub>A</sub>                           | Operating Free-Air Temperature               | -40 ~ 85  | °C   |
| TJ                                       | Junction Temperature                         | -40 ~ 125 | °C   |



### **Electrical Characteristics**

 $T_A$ =-40°C to 85°C,  $V_{CC}$ =2.3V to 5.5V, GND=0V, Typical values are at  $V_{CC}$ =3.3 V,  $T_A$ =25°C, (unless otherwise noted)

| Symbol                 | Parameter                                            |  | Test Conditions                                                                                                              | Min | Тур | Max  | Unit |   |
|------------------------|------------------------------------------------------|--|------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------|---|
| Cymbol                 |                                                      |  |                                                                                                                              |     | 461 | Max  | onit |   |
| SUPPLY                 |                                                      |  |                                                                                                                              |     |     |      |      |   |
| Vcc                    | Power Supply Voltage                                 |  |                                                                                                                              | 2.3 |     | 5.5  | V    |   |
|                        |                                                      |  | /OE=0V,                                                                                                                      |     |     |      |      |   |
|                        | Active Supply Current                                |  | SEL =0V, 1.8V or V <sub>CC</sub>                                                                                             |     | 25  | 35   | μA   |   |
| 1                      |                                                      |  | V <sub>CC</sub> ≤4.4V, 0V <v<sub>I/O&lt;3.6V</v<sub>                                                                         |     |     |      |      |   |
| I <sub>CC</sub>        | Supply Current During OVP                            |  | /OE=0V,                                                                                                                      |     |     |      |      |   |
|                        | Condition                                            |  | SEL =0V, 1.8V or V <sub>CC</sub>                                                                                             |     | 25  | 35   | μΑ   |   |
|                        |                                                      |  | $V_{CC} \leq 4.4V, V_{I/O} > V_{OVP_TH}$                                                                                     |     |     |      |      |   |
| I <sub>CC_PD</sub>     | Standby Powered Down Supply                          |  | /OE=1.8V or V <sub>CC</sub> ,                                                                                                |     | 1.5 | 10   | μA   |   |
|                        | Current                                              |  | SEL=0V, 1.8V, or VCC                                                                                                         |     | 1.0 | 10   | μι   |   |
| DC Charac              | teristics                                            |  |                                                                                                                              |     |     |      |      |   |
| Б                      | ON-State Resistance                                  |  | V <sub>I/O</sub> =0.4V, I <sub>SINK</sub> =8mA                                                                               |     | 5.5 | 9    | Ω    |   |
| R <sub>on</sub>        | ON-State Resistance                                  |  | Refer to ON-State Resistance Figure                                                                                          |     | 5.5 | 5    | 12   |   |
| ΔR <sub>on</sub>       | ON-State Resistance Match                            |  | ON-State Resistance Match     V <sub>I/0</sub> =0.4V, I <sub>SINK</sub> =8mA                                                 |     |     |      | 0.3  | Ω |
| <b>DINON</b>           | Between Channels                                     |  | Refer to ON-State Resistance Figure                                                                                          |     |     | 0.5  | 12   |   |
| R <sub>ON (FLAT)</sub> | AT) ON-State Resistance Match<br>Flatness            |  | $V_{I/O}$ =0V to 0.4V, I <sub>SINK</sub> =8mA                                                                                |     | 0.1 | 0.4  | Ω    |   |
| VON (FLAT)             |                                                      |  | Refer to ON-State Resistance Figure                                                                                          |     | 0.1 | •••• | 32   |   |
|                        |                                                      |  | $V_{D\pm}$ =0V or 3.6V, $V_{CC}$ =2.3V to 5.5V                                                                               |     |     |      |      |   |
|                        |                                                      |  | $V_{D1\pm}$ or $V_{D2+/-}=3.6V$ or 0V,                                                                                       |     | 0.5 | 2    | μA   |   |
| IOFF                   | I/O Pin OFF Leakage Current                          |  | Refer to OFF Leakage Figure                                                                                                  |     |     |      |      |   |
| IOFF                   |                                                      |  | $V_{D\pm}=0V \text{ or } 20V, V_{CC}=2.3V \text{ to } 5.5V$ $V_{D1\pm} \text{ or }_{VD2+/-}=0V,$ Refer to OFF Leakage Figure |     |     |      |      |   |
|                        |                                                      |  |                                                                                                                              |     | 149 | 200  | μA   |   |
|                        |                                                      |  |                                                                                                                              |     |     |      |      |   |
|                        | ON Leakage Current                                   |  | V <sub>D±</sub> =0V or 3.6V,                                                                                                 |     |     |      |      |   |
| I <sub>ON</sub>        |                                                      |  | $V_{D1\pm}$ and $V_{D2+/-}$ =High-Z                                                                                          |     | 0.5 | 2    | μΑ   |   |
|                        |                                                      |  | Refer to ON Leakage Figure                                                                                                   |     |     |      |      |   |
| Zon                    | ON State Impedance to GND                            |  |                                                                                                                              | 5   | 8   |      | MΩ   |   |
| Digital Cha            | racteristics                                         |  |                                                                                                                              |     |     |      |      |   |
| VIH                    | Input Logic High                                     |  | SEL, /OE                                                                                                                     | 1.4 |     |      | V    |   |
| VIL                    | Input Logic Low                                      |  | SEL, /OE                                                                                                                     |     |     | 0.5  | V    |   |
| IIH                    | Input High Leakage Current                           |  | SEL, /OE=1.8V, V <sub>CC</sub>                                                                                               | -1  | 0.5 | 5    | μA   |   |
| IIL                    | Input Low Leakage Current                            |  | SEL, /OE=0V                                                                                                                  | -1  | 0   | 5    | μA   |   |
| R <sub>PD</sub>        | Internal Pull-Down Resistor On<br>Digital Input Pins |  |                                                                                                                              |     | 6   |      | MΩ   |   |
|                        |                                                      |  |                                                                                                                              |     |     |      |      |   |



|                       |                                                              | DIO5000                                                                                                                           |     |     |     |    |  |  |
|-----------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|----|--|--|
| Cı                    | Digital Input Capacitance                                    | SEL=0V, 1.8V or VCC,<br>f=1MHz                                                                                                    |     | 3.4 |     | pF |  |  |
| Protection            |                                                              |                                                                                                                                   |     |     |     |    |  |  |
| V <sub>OVP_TH</sub>   | OVP Positive Threshold                                       |                                                                                                                                   | 4.8 | 5.1 | 5.4 | V  |  |  |
| V <sub>OVP_HYST</sub> | OVP Threshold Hysteresis                                     |                                                                                                                                   | 75  | 230 | 425 | mV |  |  |
|                       | Maximum Voltage To Appear On                                 | $V_{D\pm}$ =0 to 16V<br>t <sub>RISE</sub> and t <sub>FALL</sub> (10% to 9<br>R <sub>L</sub> =Open, Switch ON o<br>/OE=0V          | 0   |     | 9   | v  |  |  |
| Vclamp_v              | V <sub>CLAMP_V</sub> D1± And D2± Pins During OVP<br>Scenario | $V_{D\pm}$ =0 to 16V<br>t <sub>RISE</sub> and t <sub>FALL</sub> (10% to 9<br>R <sub>L</sub> =50 $\Omega$ , Switch ON or<br>/OE=0V | . 0 |     | 9   | V  |  |  |



### **Dynamic Characteristics**

T<sub>A</sub>=-40°C to 85°C, V<sub>CC</sub>=2.3V to 5.5V, GND=0V, Typical values are at V<sub>CC</sub>=3.3V, T<sub>A</sub>=25°C, (unless otherwise noted)

| Symbol            | Parameter              | Test Conditions                                                                              | Min | Тур | Max | Unit |
|-------------------|------------------------|----------------------------------------------------------------------------------------------|-----|-----|-----|------|
| C <sub>OFF</sub>  | D+, D- OFF Capacitance | V <sub>D+/</sub> =0 or 3.3V, /OE=V <sub>CC</sub><br>f=240MHz, Switch OFF                     | 1.2 | 3.5 | 6.2 | pF   |
| C <sub>ON</sub>   | IO Pins ON Capacitance | V <sub>D+/-</sub> =0 or 3.3V, f=240MHz<br>Switch ON                                          | 1.4 | 4.5 | 6.2 | pF   |
| O <sub>ISO</sub>  | OFF Isolation          | $R_L=50\Omega$ , $C_L=5pF$ , f=100kHz<br>Refer to OFF Isolation Figure<br>Switch OFF         |     | -30 |     | dB   |
| X <sub>TALK</sub> | Crosstalk              | R <sub>L</sub> =50Ω, C <sub>L</sub> =5pF, f=100kHz<br>Refer to Crosstalk Figure<br>Switch ON |     | -90 |     | dB   |
| BW                | Bandwidth              | $R_L$ =50 $\Omega$<br>Refer to BW and Insertion Loss Figure<br>Switch ON                     |     | 1.5 |     | GHz  |

## **Timing Requirements**

T<sub>A</sub>=-40°C to 85°C, V<sub>CC</sub>=2.3V to 5.5V, GND=0V, Typical values are at V<sub>CC</sub>=3.3V, T<sub>A</sub>=25°C, (unless otherwise noted)

| Symbol              | Parameter              | Test Conditions              |                                  |  | Тур  | Max | Unit |
|---------------------|------------------------|------------------------------|----------------------------------|--|------|-----|------|
|                     | Switching Time Between | V <sub>D+/-</sub> =0.8V      |                                  |  |      |     |      |
| t <sub>switch</sub> | Channels               | Refer to Tswitch             |                                  |  | 0.6  |     | μs   |
|                     | (SEL To Output)        | Timing Figure                |                                  |  |      |     |      |
|                     | Device Turn ON Time    | V <sub>D+/-</sub> =0.8V      | B = 500 C = 5pE                  |  |      |     |      |
| t <sub>on</sub>     | -                      | Refer to T <sub>ON</sub> and | $R_{L}=50\Omega$ , $C_{L}=5pF$ , |  | 130  |     | μs   |
|                     | (/OE To Output)        | T <sub>OFF</sub> Figure      | $V_{CC}$ =2.3V to 5.5V           |  |      |     |      |
|                     | Device Turn OFF Time   | V <sub>D+/-</sub> =0.8V      |                                  |  |      |     |      |
| t <sub>OFF</sub>    | (/OE To Output)        | Refer to T <sub>ON</sub> and |                                  |  | 0.05 |     | μs   |
|                     |                        | T <sub>OFF</sub> Figure      |                                  |  |      |     |      |



# **Application Information**





Channel ON, R<sub>ON</sub>=V/I<sub>SINK</sub>







#### Figure 4. ON Leakage



(2) C<sub>L</sub> includes probe and jig capacitance.

#### Figure 5. t<sub>SWITCH</sub> Timing





- (1) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10MHz, Z<sub>0</sub>=50 $\Omega$ , t<sub>r</sub><500ps, t<sub>r</sub><500ps.
- (2)  $C_L$  includes probe and jig capacitance.

Figure 6. ton, toFF for /OE



Figure 7. OFF Isolation















- (1) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10MHz, Z<sub>0</sub>=50 $\Omega$ , t<sub>r</sub><500ps, t<sub>r</sub><500ps.
- (2)  $C_L$  includes probe and jig capacitance.





- (1) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10MHz, Z<sub>0</sub>=50 $\Omega$ , t<sub>r</sub><500ps, t<sub>r</sub><500ps.
- (2)  $C_L$  includes probe and jig capacitance.

Figure 11. tsk



### **Detailed Description**

#### Overview

The DIO5000 is a bidirectional low-power dual port, high-speed, USB2.0 analog switch with integrated protection for USB Type-C systems. The device is configured as a dual 2:1 or 1:2 switch and is optimized for handling the USB2.0 D+/- lines in a USB Type-C system as shown in Figure 12.

| A1                         | A2   | A3   | A4 | A5   | A6   | A7    | A8       | A9        | A10      | A11  | A12 |
|----------------------------|------|------|----|------|------|-------|----------|-----------|----------|------|-----|
| GND                        | TX1+ | TX1- | +V | CC1  | D+   | D-    | SBU1     | +V        | RX2-     | RX2+ | GND |
| GND                        | RX1+ | RX1- | +V | SBU2 | D-   | D+    | CC2      | +V        | TX2-     | TX2+ | GND |
| B12                        | B11  | B10  | B9 | B8   | B7   | B6    | B5       | B4        | B3       | B2   | B1  |
| USB3.1 Super speed+ 10Gbps |      |      |    |      | Bbps |       | Secon    | dary Bus  |          |      |     |
| USB2.0 High speed 480Mbps  |      |      |    |      |      | USB P | ower Del | ivery Cor | nmunicat | ion  |     |

Figure 12. USB Type-C Connector Pinout

The DIO5000 also works in traditional USB systems that need protection from fault conditions such as automotive and applications that require higher voltage charging. The device maintains excellent signal integrity through the optimization of both RON and BW while protecting the system with 0V to 20V OVP protection. The OVP implementation is designed to protect sensitive system components behind the switch that cannot survive a fault condition where VBUS is shorted the D+ and D- pins on the connector.

#### Functional Block Diagram



DP/DM Dual SPDT Switch with 20V Overvoltage Protection



#### Feature Description

#### **Powered-off Protection**

When the DIO5000 is powered off the I/Os of the device remain in a high-Z state. The crosstalk, off-isolation, and leakage remain within the Electrical Specifications.

This prevents errant voltages from reaching the rest of the system and maintains isolation when the system is powering up.

#### **Overvoltage Protection**

The OVP of the DIO5000 is designed to protect the system from D+/- shorts to VBUS at the USB and USB Type-C connector. Figure 13 depicts a moisture short that would cause 20V to appear on an existing USB solution that could pass through the device and damage components behind the device.



#### Figure 13. Existing Solution Being Damaged by a Short, 20V



The DIO5000 will open the switches and protect the rest of the system by blocking the 20V as depicted in Figure 14.





Cupation Table

### Device Functional Modes

Pin Functions

| /OE | SEL | D- Connection | D+ Connection |
|-----|-----|---------------|---------------|
| н   | ×   | High-Z        | High-Z        |
| L   | L   | D- to D1-     | D+ to D1+     |
| L   | н   | D- to D2-     | D+ to D2+     |

## **Application and Implementation**

#### Application Information

There are many USB applications in which the USB hubs or controllers have a limited number of USB I/Os or need to route signals from a single USB connector. The DIO5000 solution can effectively expand the limited USB I/Os by switching between multiple USB buses to interface them to a single USB hub or controller or route signals from on connector to two different locations.

#### **Typical Application**

DIO5000 USB/UART switch. The DIO5000 is used to switch signals between the USB path, which goes to the baseband or application processor, or the UART path, which goes to debug port. The DIO5000 has internal  $6M\Omega$  pull-down resistors on SEL and /OE. The pull-down on SEL ensure the D1+/D1- channel is selected by default. The pull-down on /OE enables the switch when power is applied.





Figure 16. Typical DIO5000 Application

#### **Design Requirements**

Design requirements of USB1.0, 1.1, and 2.0 standards must be followed. The DIO5000 has internal  $6M\Omega$  pulldown resistors on SEL and /OE, so no external resistors are required on the logic pins. The internal pull-down resistor on SEL ensures the D1+ and D1- channels are selected by default. The internal pull-down resistor on /OE enables the switch when power is applied to VCC.

#### **Detailed Design Procedure**

The DIO5000 can be properly operated without any external components. However, DIOO recommends that unused pins must be connected to ground through a  $50\Omega$  resistor to prevent signal reflections back into the device. DIOO does recommend a 100nF bypass capacitor placed close to DIO5000 VCC pin.

#### **Power Supply Recommendations**

Power to the device is supplied through the VCC pin and must follow the USB1.0, 1.1, and 2.0 standards. DIOO recommends placing a 100nF bypass capacitor as close to the supply pin VCC as possible to help smooth out lower frequency noise to provide better load regulation across the frequency spectrum.



### Layout

#### Layout Guidelines

- Place supply bypass capacitors as close to VCC pin as possible and avoid placing the bypass caps near the D± traces.
- 2. The high-speed D± must match and be no more than 4 inches long; otherwise, the eye diagram performance may be degraded. A high-speed USB connection is made through a shielded, twisted pair cable with a differential characteristic impedance. In layout, the impedance of D+ and D- traces must match the cable characteristic differential impedance for optimal performance.
- 3. Route the high-speed USB signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended.
- 4. When it becomes necessary to turn 90°, use two 45° turns or an arc instead of making a single 90° turn. This reduces reflections on the signal traces by minimizing impedance discontinuities.
- 5. Do not route USB traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals.
- 6. Avoid stubs on the high-speed USB signals because they cause signal reflections. If a stub is unavoidable, then the stub must be less than 200mm.
- 7. Route all high-speed USB signal traces over continuous GND planes, with no interruptions.
- 8. Avoid crossing over anti-etch, commonly found with plane splits.
- 9. Due to high frequencies associated with the USB, a printed circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in Figure 17.





The majority of signal traces must run on a single layer, preferably Signal 1. Immediately next to this layer must be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies.



# CONTACT US

**D**ioo is a professional design and sales corporation for high-quality and performance analog semiconductors. The company focuses on industry markets, such as, cell phone, handheld products, laptop, and medical equipment and so on. Dioo's product families include analog signal processing and amplifying, LED drivers and charger IC. Go to <u>http://www.dioo.com</u> for a complete list of Dioo product families.

For additional product information, or full datasheet, please contact with our Sales Department or Representatives.